### ECE 3544: Digital Design I

# Project 3 (Part A) – Design and Synthesis of a Parity-Checking System

| Student Name:         | Sefunmi Ashiru                                                                                                                                                                                                       |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |                                                                                                                                                                                                                      |
| Honor Code Pledge:    | I have neither given nor received unauthorized assistance on this assignment.                                                                                                                                        |
|                       | Sefunmi Ashiru                                                                                                                                                                                                       |
| Grading: The design   | project will be graded on a 100 point basis, as shown below:                                                                                                                                                         |
| Manner of Presentat   | ion (30 points)                                                                                                                                                                                                      |
| Comp                  | leted cover sheet included with report (5 points)                                                                                                                                                                    |
| Organ<br>(15 pc       | ization: Clear, concise presentation of content; Use of appropriate, well-organized sections ints)                                                                                                                   |
| Mecha                 | anics: Spelling and grammar (10 points)                                                                                                                                                                              |
| Technical Merit (70 p | oints)                                                                                                                                                                                                               |
| ·                     | ral discussion: Did you describe the objectives in your own words? Did you discuss your usions and the lessons you learned from the assignment? (5 points)                                                           |
|                       | n discussion: Did you discuss the approach you took to designing any original modules? Did scuss the approach you took to assembling the top-level module? (10 points)                                               |
| ·                     | g discussion: What was your approach to formulating your test benches? How did you verify rrectness of the modules you designed? (5 points)                                                                          |
| Suppo                 | orting figures: Waveforms showing correct operation of the top-level module. (10 points)                                                                                                                             |
| declar                | orting files: Do the modules pass any tests applied by the grading staff? Modules whose rations do not conform to the requirements of the project specification cannot be tested, ill receive no credit. (15 points) |
|                       | tion of the final design on the DE1-SOC board (25 points): <b>Modules that exhibit the correct</b> ior but do not represent the correct implementation will receive no credit.                                       |
| Projec                | et Grade                                                                                                                                                                                                             |

#### **Purpose**

In this project, I will use Verilog and Quartus to design, test, simulate, and synthesize an error correction system. I will be using a model of 74HC/HCT 280 9-bit odd/even parity generator/checker to identify single bit errors. I must also prepare the board in advised from the required I/O pin assignments Boeing used. If not done the board could be damaged.

# **Technical Approach**

For my design process I utilized the structural assignment and pre-built functions to implement the block diagram of the error correction system provided. To simplify the process and reduce chance of errors I utilized only continuous and structural assignment methods for design and implementing the modules in my top-level design. As I must develop a module for 74HC/HCT 280 9-bit odd/even parity generator/checker in project 2, I initiated multiple versions of the modules to represent my transmitted and received parity check values. For my bit corrupter I used combinational logic with continuous assignment to act as a transformer from the input word to a corrupted output word.

## **Results**

#### Testbench

The waveforms from testbench can be found in the Appendix 1

When designing the test for my top-level module I followed a similar test from project 1 4to16 decoder. I set my input word to a constant bit stream and used a for loop to update the index given for my bit corrupter. This allowed me to check whether an error can be created and identified from all 7 bits in the data stream.

I have also provided the test results from testing individual modules such as the 74HC/HCT 280 9-bit odd/even parity generator/checker

#### **Conclusions**

In Conclusion I feel that I have learned a lot about Verilog structural & continuous design. I have also gained a lot of understanding for synchronous behaving and spotting when errors could occur due to delay values. If I were to proceed again, I would attend office hours earlier to solve issues I am unable to do on my own.

# **Appendices**

Appendix 1.1 - hc280 parity checker/generator



#### Top level design testing

